

## Features

- Compatible with HDMI 1.3c
- Supports 2.5 Gbps signaling rate for 480i/p, 720i/p, and 1080i/p resolutions up to 12-bit color depth
- Integrated receiver termination
- Adaptive receiver equalization to accommodate to different input cable lengths
- DDC buffer link
- CEC buffer link
- Intra-pair skew < 40 ps
- Inter-pair skew < 65 ps
- System Level ESD Protection Exceeds 8 kV (direct contact) for TMDS Inputs and DDC Interface
- Single supply voltage, VCC= 3.3 V +/- 5%
- Controllable shutdown and standby modes for power saving
- Controllable logic states for HPD output
- 5-V tolerance on all side band signals
- 64-pin LQFP package
- Green part and 260 °C reflow rated

## Applications

- Digital TV
- Digital projector
- Digital monitor
- Audio video receiver

#### Description

The AZHW271 is a 2-port High-Definition Multimedia Interface (HDMI) or DVI switch which allows up to 2 HDMI or DVI ports to be switched to a single display terminal. Four TMDS channels, one hot plug detector, and a digital display control (DDC) interface are supported on each port. Each TMDS channel allows signaling rates up to 2.5 Gbps to allow 1080p resolution in 12-bit color depth. With three control pins, the AZHW271 can be operated at the shutdown mode. At this condition, all TMDS input terminations are disconnected and at the state of high impedance. Moreover, the DDC links are disabled due to that all internal devices are turned off and all HPD outputs are connected to the HPD\_SINK. This allows the initiation of the HDMI physics address discovery process. Termination resistor (50- $\Omega$ ), pulled up to VCC, are integrated at each TMDS receiver input. External terminations are not required as shown in Fig. 1.



Fig. 1 TMDS internal termination

The AZHW271 provides adaptive input equalization for different ranges of cable TMDS lengths. Each receiver owns frequency responsive equalization circuits. A 20k-ohm (recommended value) calibration resistor is tied to GND for EQ pin, the receiver with optimized equalization supports the connection in different range HDMI cables. Moreover, A 20k-ohm (recommended value) calibration resistor is tied to GND for RP1 (pin 9) pin, the receiver of port 1 with adaptive equalization supports the input connection in different range HDMI cables. Also, A 20k-ohm (recommended value) calibration resistor is tied to GND for RP2 (pin 3) pin, the receiver of port 2 with adaptive equalization supports the input



connection in different range HDMI cables. The AZHW271 supports two types of power saving operations. When a system is under shutdown mode and there is no digital audio/visual content from a connected source to minimize power consumption from TMDS inputs, outputs, and internal circuits. When a system is under standby mode (PS at logic high), only TMDS clock inputs, outputs and termination are turned on, and the selected DDC buffer link from the source to sink. At this state, the system can be quick recovery as the digital audio/visual content from a connected source. Otherwise, to filter supply noise, all VCC pins are recommended to have a 0.01 uF capacitor tied from each VCC pin to ground directly. For the ESD function. the AZHW271 protection is designed to withstand the ESD level (IEC61000-4-2) to contact mode 8 kV. For the requirements of application, a higher protection level is needed. The AZHW271

can provide TMDS pairs, DDC, and HPD pins' ESD levels (IEC61000-4-2) to contact mode 6 kV. And external ESD components are not required for the criteria of ESD contact mode 8 kV.

Furthermore, the AZHW271 also provides controllable states of HPD outputs. When HPD\_ctl set high, all HPD outputs can follow HPD\_SINK. For the Vsadj pin, it is recommended to be tied a 6.2-k $\Omega$  resistor (10% precision) to control the output swing to the HDMI compliance test.

Finally, the AZHW271 also integrates an HDMI compliant I/O to enable Consumer Electronics Control (CEC) in a DTV. The CEC I/O meets all HDMI compliance test and eliminates the need for additional external components. The device is characterized for operation from 0  $^{\circ}$ C to 70  $^{\circ}$ C.



## **Typical application**





Pin Configuration



#### **TERMINAL FUNCTIONS**

| TERMINAL           |                                  |     | Description                                                                                                                       |
|--------------------|----------------------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------|
| NAME               | NO.                              | I/O | Description                                                                                                                       |
| A11, A12, A13, A14 | 39, 42, 45, 48                   | I   | Source port 1 TMDS positive inputs                                                                                                |
| A21, A22, A23, A24 | 54, 57, 60, 63                   | I   | Source port 2 TMDS positive inputs                                                                                                |
| B11, B12, B13, B14 | 38, 41, 44, 47                   | I   | Source port 1 TMDS negative inputs                                                                                                |
| B21, B22, B23, B24 | 53, 56, 59, 62                   | I   | Source port 2 TMDS negative inputs                                                                                                |
| GND                | 15, 22, 28, 43,<br>58            |     | Ground                                                                                                                            |
| EQ                 | 34                               | Ι   | TMDS input equalization calibration                                                                                               |
| PS                 | 13                               | Ι   | Power saving selector<br>PS= highstandby mode<br>PS= lownormal mode                                                               |
| HPD_ctl            | 11                               | I   | HPD output selector<br>HPD_ctl= highall HPD output follows<br>HPD_SINK<br>HPD_ctl=lowonly selected HPD output<br>follows HPD_SINK |
| HPD1               | 35                               | 0   | Source port 1 hot plug detector output                                                                                            |
| HPD2               | 50                               | 0   | Source port 2 hot plug detector output                                                                                            |
| HPD_SINK           | 31                               | I   | Sink port hot plug detector input                                                                                                 |
| SCL1               | 37                               | I/O | Source port 1 DDC I <sup>2</sup> C clock line                                                                                     |
| SCL2               | 52                               | I/O | Source port 2 DDC I <sup>2</sup> C clock line                                                                                     |
| SCL_SINK           | 29                               | I/O | Sink port DDC I2C clock line                                                                                                      |
| SDA1               | 36                               | I/O | Source port 1 DDC I <sup>2</sup> C data line                                                                                      |
| SDA2               | 51                               | I/O | Source port 2 DDC I <sup>2</sup> C data line                                                                                      |
| SDA_SINK           | 30                               | I/O | Sink port DDC I <sup>2</sup> C data line                                                                                          |
| S1, S2             | 32,33                            | I   | Source selector                                                                                                                   |
| VCC                | 6, 12, 19, 25,<br>40, 46, 55, 61 |     | Power supply                                                                                                                      |
| Vsadj              | 16                               | I   | TMDS compliant voltage swing control                                                                                              |
| CEC_A              | 10                               | I/O | Source port 1,2,3,4 CEC line                                                                                                      |
| CEC_D              | 14                               | I/O | Sink port CEC line                                                                                                                |
| Y1, Y2, Y3, Y4     | 26, 23, 20, 17                   | 0   | Sink port TMDS positive outputs                                                                                                   |
| Z1, Z2, Z3, Z4     | 27, 24, 21, 18                   | 0   | Sink port TMDS negative outputs                                                                                                   |
| RP1                | 9                                | I   | Port 1 calibration resistor                                                                                                       |
| RP2                | 3                                |     | Port 2 calibration resistor                                                                                                       |
| Rp3                | 49                               | I   | TMDS input equalization calibration                                                                                               |
| NC                 | 1, 2, 4, 5, 7, 8,<br>64          |     | NC pins                                                                                                                           |



| C  | CONTROL PINS |    | PINS | I/O SELECTED    |              | HOT PLUG DETECT STATUS |          |
|----|--------------|----|------|-----------------|--------------|------------------------|----------|
| S1 | S2           | PS | HPD  | Y/Z             | SCL_sink     | HPD1                   | HPD2     |
|    |              |    | _ctl |                 | SDA_sink     |                        |          |
| Н  | Н            | L  | L    | A1/B1           | SCL1<br>SDA1 | HPD_SINK               | L        |
|    |              |    |      | Terminations of |              |                        |          |
|    |              |    |      | A2/B2 are       |              |                        |          |
|    |              |    |      | disconnected    |              |                        |          |
| L  | Н            | L  | L    | A2/B2           | SCL2<br>SDA2 | L                      | HPD_SINK |
|    |              |    |      | Terminations of |              |                        |          |
|    |              |    |      | A1/B1 are       |              |                        |          |
|    |              |    |      | disconnected    |              |                        |          |

## *Note.* H: logic high; L: logic low;

#### Table-1-2: Source Selection Lookup (Normal operation)

| C          | CONTRO |    | PINS | I/O SELECTED  |              | HOT PLUG DETECT STATUS |          |
|------------|--------|----|------|---------------|--------------|------------------------|----------|
| <b>S</b> 1 | S2     | PS | HPD  | Y/Z           | SCL_sink     | HPD1                   | HPD2     |
|            |        |    | _ctl |               | SDA_sink     |                        |          |
| Н          | Н      | L  | Н    | A1/B1         | SCL1<br>SDA1 | HPD_SINK               | HPD_SINK |
|            |        |    |      | Terminations  |              |                        |          |
|            |        |    |      | of A2/B2, are |              |                        |          |
|            |        |    |      | disconnected  |              |                        |          |
| L          | н      | L  | Н    | A2/B2         | SCL2<br>SDA2 | HPD_SINK               | HPD_SINK |
|            |        |    |      | Terminations  |              |                        |          |
|            |        |    |      | of A1/B1 are  |              |                        |          |
|            |        |    |      | disconnected  |              |                        |          |

*Note.* H: logic high; L: logic low;



|    |    |    | PINS        | I/O SELECTED                                |                      | HOT PLUG DETECT STATU |          |
|----|----|----|-------------|---------------------------------------------|----------------------|-----------------------|----------|
| S1 | S2 | PS | HPD<br>_ctl | Y/Z                                         | SCL_sink<br>SDA_sink | HPD1                  | HPD2     |
| н  | Н  | Н  | L           | A11/B11                                     | SCL1<br>SDA1         | HPD_SINK              | L        |
|    |    |    |             | Terminations of A12,<br>B12, A13, B13, A14, |                      |                       |          |
|    |    |    |             | B14, A2n, B2n are                           |                      |                       |          |
| L  | н  | Н  | L           | disconnected A21/B21                        | SCL2<br>SDA2         | L                     | HPD_SINK |
|    |    |    |             | Terminations of A22,                        |                      |                       |          |
|    |    |    |             | B22, A23, B23, A24,<br>B24, A1n, B1n are    |                      |                       |          |
|    |    |    |             | disconnected                                |                      |                       |          |

## Table-1-3: Source Selection Lookup (Standby mode)

*Note.* H: logic high; L: logic low;

#### Table-1-4: Source Selection Lookup (Standby mode)

|    | CONTR |    | 21112       | I/O SELECTED                                                                                |                      | HOT PLUG DETECT STATUS |          |  |
|----|-------|----|-------------|---------------------------------------------------------------------------------------------|----------------------|------------------------|----------|--|
| S1 | S2    | PS | HPD<br>_ctl | Y/Z                                                                                         | SCL_sink<br>SDA_sink | HPD1                   | HPD2     |  |
| Η  | H     | Η  | Н           | A11/B11<br>Terminations of A12,<br>B12, A13, B13, A14,<br>B14, A2n, B2n are<br>disconnected | SCL1<br>SDA1         | HPD_SINK               | HPD_SINK |  |
| L  | H     | H  | Н           | A21/B21<br>Terminations of A22,<br>B22, A23, B23, A24,<br>B24, A1n, B1n are<br>disconnected | SCL2<br>SDA2         | HPD_SINK               | HPD_SINK |  |

*Note.* H: logic high; L: logic low;

## Table-1-5: Source Selection Lookup (Shutdown mode)

| C          | CONTROL |    | PINS | I/O SELECTED |                                   | HOT PLUG DETECT STATUS |          |
|------------|---------|----|------|--------------|-----------------------------------|------------------------|----------|
| <b>S</b> 1 | S2      | PS | HPD  | Y/Z          | SCL_sink                          | HPD1                   | HPD2     |
|            |         |    | _ctl |              | SDA_sink                          |                        |          |
| н          | L       | L  | Н    | All          | Are pulled<br>high by<br>external | HPD_SINK               | HPD_SINK |
|            |         |    |      | Terminations | pull-up                           |                        |          |
|            |         |    |      | are          | termination                       |                        |          |
|            |         |    |      | disconnected |                                   |                        |          |

*Note.* H: logic high; L: logic low;



#### **ABSOLUTE MAXIMUM RATINGS**

|                      |                                   |             | UNIT          |
|----------------------|-----------------------------------|-------------|---------------|
| Supply voltage range | VCC                               | -0.5V to 4V |               |
| Voltage range        | Anm, Bnm                          |             | 2.5V to 4V    |
|                      | Ym, Zm, VSADJ, EQ, HPDn, PS,      | HPD_ctl,    | -0.5V to 4V   |
|                      | CEC_A, CEC_D                      |             |               |
|                      | SCLn, SCL_SINK, SDAn, SDA_S       | INK,        | -0.5V to 5.5V |
|                      | HPD_SINK, S1, S2, S3              |             |               |
| Electrostatic        | System level (direct contact) (1) | Anm, Bnm,   | +/-6 KV       |
| discharge            |                                   | SCLn, SDAn, |               |
|                      |                                   | HPDn,       |               |
|                      | Human body model (2)              | Anm, Bnm,   | +/- 8 KV      |
|                      |                                   | SCLn, SDAn, |               |
|                      |                                   | HPDn        |               |
| All pins             |                                   |             | +/- 4 KV      |
|                      | Machine model (2)                 | All pins    | +/- 200V      |
|                      | Charged-device model (2)          | All pins    | +/- 1000V     |

\*(1) System level: tested in accordance with IEC61000-4-2

\*(2) Tested in accordance with JEDEC Standard 22

#### **RECOMMENDED OPERATING CONDITIONS**

|                                                                    | MIN     | NOM | MAX      | UNIT       |
|--------------------------------------------------------------------|---------|-----|----------|------------|
| VCC Supply voltage                                                 | 3.135   | 3.3 | 3.465    | V          |
| T <sub>A</sub> Operating free-air temperature                      | 0       | 25  | 70       | О°         |
| TMDS differential pins                                             |         |     |          |            |
| V <sub>IC</sub> Input common mode voltage                          | VCC-0.4 |     | VCC+0.01 | V          |
| V <sub>ID</sub> Receiver peak-to-peak differential input voltage   | 150     |     | 1560     | $mV_{P-P}$ |
| R <sub>VSADJ</sub> Resistor for TMDS compliant voltage swing range |         | 6.2 |          | KΩ         |
| RP <sub>1,2,3</sub> Resistor for TMDS calibration                  |         | 100 |          | KΩ         |
| EQ Resistor for TMDS equalization<br>calibration                   |         | 10  |          | KΩ         |
| AV <sub>CC</sub> TMDS output termination voltage                   |         | 3.3 |          | V          |
| R <sub>T</sub> Termination resistance                              | 45      | 50  | 55       | Ω          |
| Signaling rate                                                     | 0       |     | 2.5      | Gbps       |
| Control pins (EQ, PS, HPD_ctl)                                     |         |     |          |            |
| V <sub>IH</sub> LVTTL High-level input voltage                     | 2       |     | VCC      | V          |
| V <sub>IL</sub> LVTTL Low-level input voltage                      | GND     |     | 0.8      | V          |
| DDC I/O pins                                                       |         |     |          |            |
| V <sub>I(DDC)</sub> DDC input voltage                              | GND     |     | 5.5      | V          |
| Status and source selector pins (S1, S2, HPD_S                     | SINK)   |     |          |            |
| V <sub>IH</sub> LVTTL High-level input voltage                     | 1.5     |     | 5.5      | V          |
| V <sub>IL</sub> LVTTL Low-level input voltage                      | GND     |     | 0.8      | V          |



## **Electrical Characteristics**

# Over recommended operating conditions (unless otherwise noted)

| PARAMETER                                                | TEST CONDI                                                                                 | TIONS         | MIN          | <b>TYP</b><br>(1) | МАХ           | UNIT |
|----------------------------------------------------------|--------------------------------------------------------------------------------------------|---------------|--------------|-------------------|---------------|------|
|                                                          | R <sub>T</sub> = 50 Ω                                                                      | S1/S2=<br>L/H |              | 200               |               | mA   |
|                                                          | $VCC = 3.3V$ $AV_{CC} = 3.3V$                                                              | H/H<br>PS=L   |              | 200               |               |      |
| I <sub>CC</sub> Supply current                           | Data pattern                                                                               | S1/S2=<br>H/L |              | 5                 |               | mA   |
|                                                          | = 2.5 Gbps                                                                                 | S1/S2=<br>L/H |              | 10                |               | mA   |
|                                                          | Clock     H/H     10       = 250 MHz     PS=H     10       L PINS (A/B; Y/Z)     10     10 |               |              |                   |               |      |
| TMDS DIFFERENTIAL PINS (A                                | VB; Y/Z)                                                                                   |               |              |                   |               |      |
| V <sub>OH</sub> Single-ended high-level output Voltage   | R <sub>T</sub> = 50 Ω                                                                      |               | AVCC<br>-10  | AVCC              | AVCC<br>+10   | mV   |
| V <sub>OL</sub> Single-ended low-level<br>output voltage | VCC = $3.3V$<br>AV <sub>CC</sub> = $3.3V$                                                  |               | AVCC<br>-700 | AVCC-<br>560      | AVCC<br>- 400 | mV   |
| V <sub>swing</sub> Single-ended output<br>swing voltage  |                                                                                            |               | 400          | 560               | 700           | mV   |
| I <sub>(os)</sub> Short circuit output<br>current        |                                                                                            |               |              | 11.5              | 14            | mA   |
| R <sub>INT</sub> Input termination resistance            | V <sub>IN</sub> = 2.9 V                                                                    |               | 45           | 50                | 55            | Ω    |
| STATUS AND SOURCE                                        |                                                                                            |               |              |                   |               |      |
| SELECTOR PINS                                            |                                                                                            |               |              |                   |               |      |
| V <sub>IH</sub> TTL High-level input<br>voltage          |                                                                                            |               | 2.5          |                   | 5.5           | V    |
| V <sub>IL</sub> TTL Low-level input<br>voltage           |                                                                                            |               | GND          |                   | 0.8           | V    |



## Electrical Characteristics (continued)

| PARAMETER                                      | TEST CONDITIONS                  | MIN | TYP | MAX | UNIT |
|------------------------------------------------|----------------------------------|-----|-----|-----|------|
| DDC I/O PINS                                   |                                  |     |     |     |      |
| C <sub>IO(sink)</sub> Input/output             | V <sub>I(PP)</sub> = 1V, 100 kHz |     | 10  |     | pF   |
| capacitance                                    |                                  |     |     |     |      |
| V <sub>IH(sink)</sub> High-level input voltage |                                  | 2.0 |     | 5.5 | V    |
| V <sub>IL(sink)</sub> Low-level input voltage  |                                  | GND |     | 0.8 | V    |
| C <sub>IO (port 1:4)</sub> Input/output        | V <sub>I(PP)</sub> = 1V, 100 kHz |     | 6   |     | pF   |
| capacitance                                    |                                  |     |     |     |      |
| V <sub>IH(port 1:4)</sub> High-level input     |                                  | 2.0 |     | 5.5 | V    |
| voltage                                        |                                  |     |     |     |      |
| V <sub>IL(port 1:4)</sub> low-level input      |                                  | GND |     | 0.8 | V    |
| voltage                                        |                                  |     |     |     |      |
| STATUS AND SOURCE SELECTO                      | R PINS                           |     |     |     |      |
| V <sub>IH</sub> TTL High-level input voltage   |                                  | 2.5 |     | 5.5 | V    |
| V <sub>IL</sub> TTL Low-level input voltage    |                                  | GND |     | 0.8 | V    |

• (1) All typical values are at 25 °C and with a 3.3-V VCC supply.



## SWITCHING CHARACTERISTICS

#### Over recommended operating conditions (unless otherwise noted)

| PARAMETER                                                                 | TEST CONDITIONS                      | MIN | TYP <sub>(1)</sub> | MAX  | UNIT |  |  |  |  |  |  |
|---------------------------------------------------------------------------|--------------------------------------|-----|--------------------|------|------|--|--|--|--|--|--|
| TMDS DIFFERENTIAL PINS (Y/Z)                                              |                                      |     |                    |      |      |  |  |  |  |  |  |
| t <sub>PLH</sub><br>Propagation delay time,<br>low-to-high-level output   |                                      |     | 1200               | 1500 | ps   |  |  |  |  |  |  |
| t <sub>PHL</sub><br>Propagation delay time,<br>high-to-low-level output   |                                      |     | 1200               | 1500 | ps   |  |  |  |  |  |  |
| t <sub>r</sub><br>Differential output signal rise time                    | R <sub>T</sub> = 50 Ω                | 75  |                    | 240  | ps   |  |  |  |  |  |  |
| t <sub>f</sub><br>Differential output signal fall time                    | AV <sub>CC</sub> = 3.3V<br>Am/Bm (1) | 75  |                    | 240  | ps   |  |  |  |  |  |  |
| t <sub>sk(p)</sub><br>Pulse skew (t <sub>PHL</sub> -t <sub>PLH</sub> )    | = 250 MHz clock                      |     | 10                 | 50   | ps   |  |  |  |  |  |  |
| t <sub>sk(D)</sub><br>Intra-pair differential skew                        | Am/Bm (2:4)<br>= 2.5 Gbps pattern    |     | 20                 | 40   | ps   |  |  |  |  |  |  |
| t <sub>sk(0)</sub><br>Inter-pair differential skew                        |                                      |     | 18                 | 65   | ps   |  |  |  |  |  |  |
| t <sub>jt(PP)</sub><br>Peak-to-peak output jitter(Y1/Z1)                  |                                      |     | 40                 | 50   | ps   |  |  |  |  |  |  |
| t <sub>jt(PP)</sub><br>Peak-to-peak output jitter<br>(Y2/Z2; Y3/Z3;Y4/Z4) |                                      |     | 75                 | 120  | ps   |  |  |  |  |  |  |
| t <sub>sx</sub><br>Select to switch output                                |                                      |     | 25                 | 60   | ns   |  |  |  |  |  |  |

\*(1) All typical values are at  $25^{\circ}$ C and with a 3.3-V VCC supply.



## **Mechanical Details** 64-pin LQFP PACKAGE DIAGRAMS

**TOP VIEW** 



| SYMBOL         | DIMENSION IN MM |      |      | DIMENSION IN INCH |       |       |
|----------------|-----------------|------|------|-------------------|-------|-------|
|                | MIN.            | NOM. | MAX. | MIN.              | NOM.  | MAX.  |
| A              |                 |      | 1.60 |                   |       | 0.063 |
| A1             | 0,05            |      | 0,15 | 0,002             |       | 0.006 |
| A2             | 1.35            | 1.40 | 1.45 | D.053             | D.055 | D.057 |
| Ь              | 0.17            | D.20 | 0.23 | 0.007             | 0.008 | 0.009 |
| С              | 0.09            |      | 0.16 | 0.004             |       | 0.008 |
| e              | 0.50 BASIC      |      |      | 0.020 BASIC       |       |       |
| D              | 12.00 BASK      |      |      | 0,472 BASIC       |       |       |
| D1             | 10.00 BASK      |      |      | D.394 BASIC       |       |       |
| Е              | 12.00 BASIC     |      |      | D.472 BASIC       |       |       |
| E1             | 10.00 BASIC     |      |      | 0.394 BASIC       |       |       |
| L              | 0.45            | 0.60 | 0.75 | 0.018             | 0.024 | 0.030 |
| L1             | 1.00 REF.       |      |      | 0,039 REF.        |       |       |
| R1             | 80.0            |      |      | 0.003             |       |       |
| R              | 80.0            |      | 0.20 | 0.003             |       | 0.008 |
| θ              | 0               | 3.5  | 7    | 0                 | 3.5   | 7     |
| <del>0</del> 1 | 0               |      |      | 0                 |       |       |
| θZ             | 11              | 12   | 13   | 11                | 12    | 13    |
| <del>0</del> 3 | 11              | 12   | 13   | 11                | 12    | 13    |
| JEDEC          | MS-026 (BCD)    |      |      |                   |       |       |

A INOTES : DIMENSIONS " D1 " AND " E1 " DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSIN IS 0.25 mm PER SIDE. " D1 " AND " E1 " ARE MAXIMUM PLASTIC BODY SIZE DIMENSIONS INCLUDING MOLD MISMATCH.



SIDE VIEW

| Part Number | ode<br>Marking<br>Code |  |
|-------------|------------------------|--|
| AZHW271     | AZHW271                |  |
|             |                        |  |

#### 

#### Revision 2011/05/09 ©2011 Amazing Micro.



## **Revision History**

| Revision            | Modification Description |  |  |
|---------------------|--------------------------|--|--|
| Revision 2011/05/09 | Formal Release.          |  |  |
|                     |                          |  |  |
|                     |                          |  |  |
|                     |                          |  |  |
|                     |                          |  |  |
|                     |                          |  |  |